www.ti.com

# 4-CHANNEL DIFFERENTIAL 8:16 MULTIPLEXER SWITCH FOR DVI/HDMI APPLICATIONS

#### **FEATURES**

- Compatible With HDMI v1.3 DVI 1.0 High-Speed Digital Interface
  - Wide Bandwidth of Over 3.8 Gbps
  - Serial Data Stream at 10× Pixel Clock Rate
  - Supports All Video Formats up to 1080p and SXGA (1280 × 1024 at 75 Hz)
  - High Bandwidth of 4.95 Gbps (Single Link)
  - HDCP Compatible
- Low Crosstalk (X<sub>TALK</sub> = -50 dB Typ at 1.65 Gbps)
- Off Isolation (O<sub>IRR</sub> = -50 dB Typ at 1.65 Gbps)
- Low Bit-to-Bit Skew (t<sub>sk(o)</sub> = 0.1 ns Max)
- Low and Flat ON-State Resistance  $(r_{ON} = 12.5 \Omega \text{ Max}, r_{ON(flat)} = 0.5 \Omega \text{ Typ})$
- Low Input/Output Capacitance (C<sub>ON</sub> = 4.5 pF Max)
- V<sub>CC</sub> Operating Range From 3 V to 3.6 V When V<sub>SS</sub> = 1.5 V
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Performance Tested Per JESD 22
  - 2000-V Human-Body Model (A114-B, Class II)
  - 1000-V Charged-Device Model (C101)

#### **APPLICATIONS**

- DVI/HDMI Signal Switching
- Differential DVI, HDMI Signal Multiplexing for Audio/Video Receivers and High-Definition Televisions (HDTVs)

#### RUA PACKAGE (TOP VIEW)



# DGV PACKAGE (TOP VIEW)





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



# **DESCRIPTION/ORDERING INFORMATION**

The TS3DV421 is a 4-channel differential 2:1 multiplexer/demultiplexer digital video switch controlled with one select input (SEL). SEL controls the data path of the multiplexer/demultiplexer and can be connected to any GPIO in the system, using an external voltage divider system. The device provides high bandwidth necessary for DVI and HDMI applications. This device expands the high-speed physical link interface from a single HDMI port to two HDMI ports (A or B port). The unselected channel is set to a high-impedance state.

The most common application for the TS3DV421 is in the sink application. In this case, there are two sources (i.e., DVD, set-top box, or game console) that must be routed to one HDMI receiver. The TS3DV421 can route the signals where one HDMI receiver (in a DLP, LCD TV, PDP, or other high-definition display) can be expanded to three ports.

The HDMI application calls for a  $100-\Omega$  differential impedance between the differential lines (TMDSn+ and TMDSn-). Additionally, because the TS3DV421 is a high-bandwidth, low-r<sub>ON</sub> pass transistor-type switch, a properly designed board retains a  $100-\Omega$  differential impedance through the switch. The unselected port is in the high-impedance mode, such that the receiver receives information from only one source. HDCP encryption is passed through the switch for the HDMI receiver to decode.

#### **ORDERING INFORMATION**

| T <sub>A</sub> | PACKAGE <sup>(1)(2)</sup> |               | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|---------------------------|---------------|-----------------------|------------------|
| –40°C to 85°C  | QFN – RUA                 | Tape and reel | TS3DV421RUAR          | SD421            |
| -40°C 10 85°C  | TVSOP – DGV               | Tape and reel | TS3DV421DGVR          | SD421            |

- (1) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.
- (2) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

#### TYPICAL APPLICATION



Submit Documentation Feedback



# **FUNCTION TABLE**

| SEL | FUNCTION                                                                                                                                                                            | OUTPUT                                   |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|
| L   | TMDSn+ = ATMDSn+ TMDSn- = ATMDSn- TMDSCLK+ = ATMDSCLK+ TMDSCLK- = ATMDSCLK- BTMDSn+ = High impedance BTMDSn- = High impedance BTMDSCLK+ = High impedance BTMDSCLK- = High impedance | TMDSn+<br>TMDSn-<br>TMDSCLK+<br>TMDSCLK- |
| Н   | TMDSn+ = BTMDSn+ TMDSn- = BTMDSn- TMDSCLK+ = BTMDSCLK+ TMDSCLK- = BTMDSCLK- ATMDSn+ = High impedance ATMDSn- = High impedance ATMDSCLK+ = High impedance ATMDSCLK+ = High impedance | TMDSn+<br>TMDSn-<br>TMDSCLK+<br>TMDSCLK- |

# **FUNCTIONAL DIAGRAM**



A. TVSOP package pin identification in parenthesis.

Figure 1. Functional Diagram for TQFN Package



# **TERMINAL FUNCTIONS**

|           | TERMINAL                               |                                                                |       |                                                                              |
|-----------|----------------------------------------|----------------------------------------------------------------|-------|------------------------------------------------------------------------------|
| NAME      | N                                      | IO.                                                            | TYPE  | DESCRIPTION                                                                  |
| NAME      | QFN (RUA)                              | TVSOP (DGV)                                                    |       |                                                                              |
| ATMDS0-   | 33                                     | 40                                                             | I/O   | Port A, channel 0, TMDS negative signal                                      |
| ATMDS0+   | 34                                     | 41                                                             | I/O   | Port A, channel 0, TMDS positive signal                                      |
| ATMDS1-   | 35                                     | 43                                                             | I/O   | Port A, channel 1, TMDS negative signal                                      |
| ATMDS1+   | 36                                     | 44                                                             | I/O   | Port A, channel 1, TMDS positive signal                                      |
| ATMDS2-   | 37                                     | 45                                                             | I/O   | Port A, channel 2, TMDS negative signal                                      |
| ATMDS2+   | 38                                     | 46                                                             | I/O   | Port A, channel 2, TMDS positive signal                                      |
| ATMDSCLK- | 31                                     | 38                                                             | I/O   | Port A TMDS negative clock                                                   |
| ATMDSCLK+ | 32                                     | 39                                                             | I/O   | Port A TMDS positive clock                                                   |
| BTMDS0-   | 24                                     | 29                                                             | I/O   | Port B, channel 0, TMDS negative signal                                      |
| BTMDS0+   | 25                                     | 30                                                             | I/O   | Port B, channel 0, TMDS positive signal                                      |
| BTMDS1-   | 26                                     | 32                                                             | I/O   | Port B, channel 1, TMDS negative signal                                      |
| BTMDS1+   | 27                                     | 33                                                             | I/O   | Port B, channel 1, TMDS positive signal                                      |
| BTMDS2-   | 28                                     | 34                                                             | I/O   | Port B, channel 2, TMDS negative signal                                      |
| BTMDS2+   | 29                                     | 35                                                             | I/O   | Port B, channel 2, TMDS positive signal                                      |
| BTMDSCLK- | 22                                     | 27                                                             | I/O   | Port B TMDS negative clock                                                   |
| BTMDSCLK+ | 23                                     | 28                                                             | I/O   | Port B TMDS positive clock                                                   |
| SEL       | 9                                      | 13                                                             | 1     | Select pin to choose between port A or port B. Referenced to V <sub>SS</sub> |
| TMDS0-    | 12                                     | 16                                                             | I/O   | TMDS channel 0 negative signal                                               |
| TMDS0+    | 11                                     | 15                                                             | I/O   | TMDS channel 0 positive signal                                               |
| TMDS1-    | 7                                      | 10                                                             | I/O   | TMDS channel 1 negative signal                                               |
| TMDS1+    | 6                                      | 9                                                              | I/O   | TMDS channel 1 positive signal                                               |
| TMDS2-    | 4                                      | 7                                                              | I/O   | TMDS channel 2 negative signal                                               |
| TMDS2+    | 3                                      | 6                                                              | I/O   | TMDS channel 2 positive signal                                               |
| TMDSCLK-  | 15                                     | 19                                                             | I/O   | TMDS negative clock                                                          |
| TMDSCLK+  | 14                                     | 18                                                             | I/O   | TMDS positive clock                                                          |
| $V_{DD}$  | 2, 8, 16,<br>18, 20, 30,<br>40, 42     | 2, 4, 12,<br>21, 23, 25,<br>36, 48                             | Power | Positive power supply voltage                                                |
| $V_{SS}$  | 1, 5, 10,<br>13, 17, 19,<br>21, 39, 41 | 1, 3, 5,<br>8, 14, 17,<br>20, 22, 24,<br>26, 31, 37,<br>42, 47 | Power | Negative power supply voltage                                                |

Submit Documentation Feedback

www.ti.com

# ABSOLUTE MINIMUM AND MAXIMUM RATINGS(1)

over operating free-air temperature range (unless otherwise noted), - All voltages are with respect to Vss

|                   |                                               |                                   | MIN  | MAX | UNIT   |
|-------------------|-----------------------------------------------|-----------------------------------|------|-----|--------|
| $V_{DD}$          | Supply voltage range                          |                                   | -0.5 | 2.5 | V      |
| $V_{IN}$          | Control input voltage range <sup>(2)(3)</sup> |                                   | -0.5 | 2.5 | V      |
| $V_{I/O}$         | Switch I/O voltage range <sup>(2)(3)(4)</sup> |                                   | -0.5 | 2.5 | V      |
| I <sub>IK</sub>   | Control input clamp current                   | V <sub>IN</sub> < V <sub>SS</sub> |      | 50  | mA     |
| I <sub>I/OK</sub> | I/O port clamp current                        | $V_{I/O} < V_{SS}$                |      | 50  | mA     |
| $I_{I/O}$         | ON-state switch current <sup>(5)</sup>        |                                   |      | 100 | mA     |
| VI                | Digital input voltage range                   |                                   | -0.5 | TBD |        |
| I <sub>IK</sub>   | Digtial input clamp current                   | V <sub>I</sub> < V <sub>SS</sub>  | -50  |     |        |
| $I_{DD}$          | Continuous current through V <sub>DD</sub>    |                                   |      | 100 | mA     |
| $I_{SS}$          | Continuous current through V <sub>SS</sub>    |                                   |      | 100 | mA     |
| 0                 | Package thermal impedance (6)                 | DGV package                       |      | TBD | °C/W   |
| $\theta_{JA}$     | RUA package                                   |                                   |      | TBD | - C/VV |
| T <sub>stg</sub>  | Storage temperature range                     |                                   | -65  | 150 | °C     |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- All voltages are with respect to ground, unless otherwise specified.
- The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
- $V_I$  and  $V_O$  are used to denote specific conditions for  $V_{I/O}$ .
- $I_{\parallel}$  and  $I_{\odot}$  are used to denote specific conditions for  $I_{\parallel/\odot}$ .
- The package thermal impedance is calculated in accordance with JESD 51-7.

# **ELECTRICAL CHARACTERISTICS FOR 1.8-V SUPPLY<sup>(1)</sup>**

 $V_{DD}$  = 1.5 V to 2.1 V,  $V_{SS}$  = 0 V,  $T_A$  = -40°C to 85°C (unless otherwise noted)

| PARAN                     | /IETER |                           | TEST CON                             | IDITIONS               |            | MIN | TYP <sup>(2)</sup> | MAX  | UNIT |
|---------------------------|--------|---------------------------|--------------------------------------|------------------------|------------|-----|--------------------|------|------|
| V <sub>IK</sub>           | SEL    | $V_{DD} = 2.1 \text{ V},$ | I <sub>IN</sub> = -18 mA             |                        |            |     | -0.7               | -1.2 | V    |
| I <sub>IH</sub>           | SEL    | $V_{DD} = 2.1 V,$         | $V_{IN} = V_{DD}$                    |                        |            |     |                    | ±1   | μΑ   |
| I <sub>IL</sub>           | SEL    | $V_{DD} = 2.1 V,$         | $V_{IN} = V_{SS}$                    |                        |            |     |                    | ±1   | μΑ   |
| I <sub>off</sub>          |        | $V_{DD} = 0$ ,            | $V_0 = 0 \text{ to } 2.1 \text{ V},$ | $V_I = 0$              |            |     |                    | 1    | μΑ   |
| I <sub>CC</sub>           |        | $V_{DD} = 2.1 V,$         | $I_{I/O} = 0$ ,                      | Switch ON or OFF       |            |     | 230                | 450  | μΑ   |
| C <sub>IN</sub>           | SEL    | f = 1 MHz,                | $V_{IN} = 0$                         |                        |            |     | 0.7                | 1    | pF   |
| C <sub>OFF</sub>          | B port | $V_I = 0$ ,               | f = 1 MHz,                           | Outputs open,          | Switch OFF |     | 1                  | 1.5  | pF   |
| C <sub>ON</sub>           |        | $V_I = 0$ ,               | f = 1 MHz,                           | Outputs open,          | Switch ON  |     | 4                  | 4.5  | pF   |
| r <sub>on</sub>           |        | $V_{DD} = 1.8 V,$         | $V_{SS} \le V_{I} \le V_{DD}$        | $I_O = -40 \text{ mA}$ |            |     | 12.5               | 20   | Ω    |
| r <sub>on(flat)</sub> (3) |        | $V_{DD} = 1.8 \text{ V},$ | V <sub>I</sub> = 1.65 V to 1.8 V     | $I_O = -40 \text{ mA}$ |            |     | 0.5                |      | Ω    |
| $\Delta r_{on}^{(4)}$     |        | $V_{DD} = 1.8 V,$         | $V_{SS} \le V_{I} \le V_{DD}$        | $I_O = -40 \text{ mA}$ |            |     | -0.1               | 0.2  | Ω    |

- (1) V<sub>I</sub>, V<sub>O</sub>, I<sub>I</sub>, and I<sub>O</sub> refer to I/O pins. V<sub>IN</sub> refers to the control inputs.
   (2) All typical values are at V<sub>DD</sub> = 1.8 V (unless otherwise noted), T<sub>A</sub> = 25°C.
   (3) r<sub>on(flat)</sub> is the difference of r<sub>on</sub> in a given channel at specified voltages.
- (4)  $\Delta r_{on}$  is the difference of  $r_{on}$  from centerports to any other port.

Product Folder Link(s): TS3DV421



#### SWITCHING CHARACTERISTICS

over recommended operating free-air temperature range,  $V_{DD}$  = 1.5 V to 2.1 V,  $V_{SS}$  = 0 V,  $R_L$  = 200  $\Omega$ ,  $C_L$  = 10 pF (unless otherwise noted)

| PARAMETER                           | FROM<br>(INPUT) | TO<br>(OUTPUT)  | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|-------------------------------------|-----------------|-----------------|-----|--------------------|-----|------|
| t <sub>pd</sub> <sup>(2)</sup>      | TMDSn or xTMDSn | xTMDSn or TMDSn |     | 0.25               |     | ns   |
| t <sub>PZH</sub> , t <sub>PZL</sub> | SEL             | TMDSn or xTMDSn | 0.5 |                    | 9   | ns   |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | SEL             | TMDSn or xTMDSn | 0.5 |                    | 5   | ns   |
| t <sub>sk(o)</sub> (3)              | TMDSn or xTMDSn | xTMDSn or TMDSn |     | 0.06               |     | ns   |
| t <sub>sk(p)</sub> (4)              |                 |                 |     | 0.06               | 0.1 | ns   |

- All typical values are at  $V_{DD}$  = 1.8 V (unless otherwise noted),  $T_A$  = 25°C. The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance when driven by an ideal voltage source (zero output impedance).
- Output skew between center port to any other port
- Skew between opposite transitions of the same output in a given device |t<sub>PHL</sub> t<sub>PLH</sub>|

#### DYNAMIC CHARACTERISTICS

over recommended operating free-air temperature range,  $V_{DD}$  = 1.5 V to 2.1 V,  $V_{SS}$  = 0 V (unless otherwise noted)

| PARAMETER         |                        | TEST CONDITIONS         | TYP <sup>(1)</sup> | UNIT |
|-------------------|------------------------|-------------------------|--------------------|------|
| X <sub>TALK</sub> | $R_L = 100 \Omega$ ,   | f = 825 MHz (1.65 Gbps) | -50                | dB   |
| O <sub>IRR</sub>  | $R_L = 100 \Omega$ ,   | f = 825 MHz (1.65 Gbps) | -50                | dB   |
| BW                | $R_L = 100 \Omega$     |                         | 1.9                | GHz  |
| Max data rate     | R <sub>L</sub> = 100 Ω |                         | 3.8                | Gbps |

(1) All typical values are at  $V_{DD}$  = 1.8 V (unless otherwise noted),  $T_A$  = 25°C.



This example circuit shows connecting control inputs to GPIOs of an application using  $V_{SS} = 1.5 \text{ V}$ , which allows the device to pass TMDS signal levels

Figure 2. Example Circuit

Submit Documentation Feedback



# **TYPICAL CHARACTERISTICS**



Figure 3. Insertion Loss



Figure 4. Crosstalk

# **TYPICAL CHARACTERISTICS (continued)**



Figure 5. Off Isolation vs Frequency



Figure 6. r<sub>ON</sub> vs V<sub>COM</sub>





7-Apr-2008

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup>    | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|----------------------------|------------------|------------------------------|
| TS3DV421DGVR     | ACTIVE                | TVSOP           | DGV                | 48   | 2000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| TS3DV421DGVRG4   | ACTIVE                | TVSOP           | DGV                | 48   | 2000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| TS3DV421RUAR     | ACTIVE                | QFN             | RUA                | 42   | 3000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <a href="http://www.ti.com/productcontent">http://www.ti.com/productcontent</a> for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



# \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| TS3DV421DGVR | TVSOP           | DGV                | 48 | 2000 | 330.0                    | 24.4                     | 6.8     | 10.1    | 1.6     | 12.0       | 24.0      | Q1               |
| TS3DV421RUAR | QFN             | RUA                | 42 | 3000 | 329.2                    | 24.4                     | 3.9     | 9.4     | 1.0     | 8.0        | 24.0      | Q1               |





\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TS3DV421DGVR | TVSOP        | DGV             | 48   | 2000 | 346.0       | 346.0      | 41.0        |
| TS3DV421RUAR | QFN          | RUA             | 42   | 3000 | 370.0       | 355.0      | 55.0        |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.





### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, Quad Flatpack No-Lead Logic Packages, Texas Instruments Literature No. SCBA017. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

#### **Products Amplifiers** amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf

| Applications       |                           |
|--------------------|---------------------------|
| Audio              | www.ti.com/audio          |
| Automotive         | www.ti.com/automotive     |
| Broadband          | www.ti.com/broadband      |
| Digital Control    | www.ti.com/digitalcontrol |
| Medical            | www.ti.com/medical        |
| Military           | www.ti.com/military       |
| Optical Networking | www.ti.com/opticalnetwork |
| Security           | www.ti.com/security       |
| Telephony          | www.ti.com/telephony      |
| Video & Imaging    | www.ti.com/video          |
| Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated